Change the repository type filter
All
Repositories list
110 repositories
- Test suite designed to check compliance with the SystemVerilog standard.
- Post-Quantum Cryptography IP Core (Crystals-Dilithium)
verible-actions-common
Public- Verible is a suite of SystemVerilog developer tools, including a parser, style-linter, formatter and language server
tac
Public- HW Design Collateral for Caliptra Subsystem, which comprises Caliptra RoT IP and additional manufacturer controls.
chisel-nix
Publicrvdecoderdb
Publicrocket-pcblib
Public- SystemVerilog 2017 Pre-processor, Parser, Elaborator, UHDM Compiler. Provides IEEE Design/TB C/C++ VPI and Python AST & UHDM APIs. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsX
UHDM
PublicUniversal Hardware Data Model. A complete modeling of the IEEE SystemVerilog Object Model with VPI Interface, Elaborator, Serialization, Visitor and Listener. Used as a compiled interchange format in between SystemVerilog tools. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsX- Rocket Chip Generator
rocket-chip-fpga-shells
Public