Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Add multiple corners. #236

Merged
merged 1 commit into from
Nov 28, 2023
Merged
Show file tree
Hide file tree
Changes from all commits
Commits
File filter

Filter by extension

Filter by extension

Conversations
Failed to load comments.
Loading
Jump to
Jump to file
Failed to load files.
Loading
Diff view
Diff view
Original file line number Diff line number Diff line change
Expand Up @@ -139,8 +139,18 @@ def asap7_cells_files(name = None, rev = None, tracks = None, vt = None, has_gds

# Library configuration
# ------------------------------------------------------------------------
asap7_cell_library(
# Default library is slow-slow corner using CCS
native.alias(
name = "asap7-sc{tracks}_rev{rev}_{vt_long}".format(**args),
actual = ":asap7-sc{tracks}_rev{rev}_{vt_long}-ccs_ss".format(**args),
visibility = [
"//visibility:public",
],
)

# CCS delay model
asap7_cell_library(
name = "asap7-sc{tracks}_rev{rev}_{vt_long}-ccs_ss".format(**args),
srcs = [
":asap7-cells-sc{tracks}_rev{rev}_{vt_long}-lib7z".format(**args),
#":asap7-srams-sc{tracks}_rev{rev}-lib7z".format(**args),
Expand All @@ -155,6 +165,38 @@ def asap7_cells_files(name = None, rev = None, tracks = None, vt = None, has_gds
"//visibility:public",
],
)
asap7_cell_library(
name = "asap7-sc{tracks}_rev{rev}_{vt_long}-ccs_tt".format(**args),
srcs = [
":asap7-cells-sc{tracks}_rev{rev}_{vt_long}-lib7z".format(**args),
#":asap7-srams-sc{tracks}_rev{rev}-lib7z".format(**args),
],
cell_lef = ":asap7-cells-sc{tracks}_rev{rev}_{vt_long}-lef".format(**args),
platform_gds = ":asap7-cells-sc{tracks}_rev{rev}_{vt_long}-gds".format(**args),
default_corner_delay_model = "ccs",
default_corner_swing = "TT",
openroad_configuration = ":open_road-asap7-sc{tracks}_rev{rev}_{vt_long}".format(**args),
tech_lef = ":asap7-misc-sc{tracks}_rev{rev}-lef".format(**args),
visibility = [
"//visibility:public",
],
)
asap7_cell_library(
name = "asap7-sc{tracks}_rev{rev}_{vt_long}-ccs_ff".format(**args),
srcs = [
":asap7-cells-sc{tracks}_rev{rev}_{vt_long}-lib7z".format(**args),
#":asap7-srams-sc{tracks}_rev{rev}-lib7z".format(**args),
],
cell_lef = ":asap7-cells-sc{tracks}_rev{rev}_{vt_long}-lef".format(**args),
platform_gds = ":asap7-cells-sc{tracks}_rev{rev}_{vt_long}-gds".format(**args),
default_corner_delay_model = "ccs",
default_corner_swing = "FF",
openroad_configuration = ":open_road-asap7-sc{tracks}_rev{rev}_{vt_long}".format(**args),
tech_lef = ":asap7-misc-sc{tracks}_rev{rev}-lef".format(**args),
visibility = [
"//visibility:public",
],
)

def _asap7_cell_library_impl(ctx):
liberty_files = [file for file in ctx.files.srcs if file.extension == "7z"]
Expand Down
Original file line number Diff line number Diff line change
Expand Up @@ -245,3 +245,11 @@ filegroup(
name = "asap7-misc-sc6t_rev26_4x-lef",
srcs = ["techlef_misc/asap7sc6t_tech_4x_210831.lef"],
)

# Default rev26 cell library is the RVT library using slow-slow corner with CCS
# modeling.
alias(
name = "asap7-sc6t_rev26",
actual = ":asap7-sc6t_rev26_rvt-ccs_ss",
visibility = ["//visibility:public"],
)
Original file line number Diff line number Diff line change
Expand Up @@ -36,3 +36,11 @@ filegroup(
name = "asap7-misc-sc6t_rev26_4x-lef",
srcs = ["techlef_misc/asap7sc6t_tech_4x_210831.lef"],
)

# Default rev26 cell library is the RVT library using slow-slow corner with CCS
# modeling.
alias(
name = "asap7-sc6t_rev26",
actual = ":asap7-sc6t_rev26_rvt-ccs_ss",
visibility = ["//visibility:public"],
)
Original file line number Diff line number Diff line change
Expand Up @@ -215,7 +215,7 @@ filegroup(
# Library configuration
# ------------------------------------------------------------------------
asap7_cell_library(
name = "asap7-sc7p5t_rev27_rvt_4x",
name = "asap7-sc7p5t_rev27_rvt_4x-ccs_ss",
srcs = [
":asap7-cells-sc7p5t_rev27_rvt_4x-lib7z",
# ":asap7-srams-sc7p5t_rev27_4x-lib7z",
Expand All @@ -231,6 +231,14 @@ asap7_cell_library(
],
)

alias(
name = "asap7-sc7p5t_rev27_rvt_4x",
actual = ":asap7-sc7p5t_rev27_rvt_4x-ccs_ss",
visibility = [
"//visibility:public",
],
)

# OpenROAD configuration
# ------------------------------------------------------------------------
open_road_pdk_configuration(
Expand Down Expand Up @@ -368,3 +376,11 @@ filegroup(
name = "asap7-misc-sc7p5t_rev27_4x-lef",
srcs = ["techlef_misc/asap7_tech_4x_201209.lef"],
)

# Default rev27 cell library is the RVT library using slow-slow corner with CCS
# modeling.
alias(
name = "asap7-sc7p5t_rev27",
actual = ":asap7-sc7p5t_rev27_rvt-ccs_ss",
visibility = ["//visibility:public"],
)
Original file line number Diff line number Diff line change
Expand Up @@ -62,7 +62,7 @@ filegroup(
# Library configuration
# ------------------------------------------------------------------------
asap7_cell_library(
name = "asap7-sc7p5t_rev27_rvt_4x",
name = "asap7-sc7p5t_rev27_rvt_4x-ccs_ss",
srcs = [
":asap7-cells-sc7p5t_rev27_rvt_4x-lib7z",
# ":asap7-srams-sc7p5t_rev27_4x-lib7z",
Expand All @@ -78,6 +78,14 @@ asap7_cell_library(
],
)

alias(
name = "asap7-sc7p5t_rev27_rvt_4x",
actual = ":asap7-sc7p5t_rev27_rvt_4x-ccs_ss",
visibility = [
"//visibility:public",
],
)

# OpenROAD configuration
# ------------------------------------------------------------------------
open_road_pdk_configuration(
Expand Down
Original file line number Diff line number Diff line change
Expand Up @@ -36,3 +36,11 @@ filegroup(
name = "asap7-misc-sc7p5t_rev27_4x-lef",
srcs = ["techlef_misc/asap7_tech_4x_201209.lef"],
)

# Default rev27 cell library is the RVT library using slow-slow corner with CCS
# modeling.
alias(
name = "asap7-sc7p5t_rev27",
actual = ":asap7-sc7p5t_rev27_rvt-ccs_ss",
visibility = ["//visibility:public"],
)
Original file line number Diff line number Diff line change
Expand Up @@ -241,3 +241,11 @@ filegroup(
name = "asap7-misc-sc7p5t_rev28_4x-lef",
srcs = ["techlef_misc/asap7_tech_4x_201209.lef"],
)

# Default rev28 cell library is the RVT library using slow-slow corner with CCS
# modeling.
alias(
name = "asap7-sc7p5t_rev28",
actual = ":asap7-sc7p5t_rev28_rvt-ccs_ss",
visibility = ["//visibility:public"],
)
Original file line number Diff line number Diff line change
Expand Up @@ -32,3 +32,11 @@ filegroup(
name = "asap7-misc-sc7p5t_rev28_4x-lef",
srcs = ["techlef_misc/asap7_tech_4x_201209.lef"],
)

# Default rev28 cell library is the RVT library using slow-slow corner with CCS
# modeling.
alias(
name = "asap7-sc7p5t_rev28",
actual = ":asap7-sc7p5t_rev28_rvt-ccs_ss",
visibility = ["//visibility:public"],
)
112 changes: 58 additions & 54 deletions flows/asap7.bzl
Original file line number Diff line number Diff line change
Expand Up @@ -20,7 +20,7 @@ load("//place_and_route:build_defs.bzl", "place_and_route")
load("//static_timing:build_defs.bzl", "run_opensta")
load("//synthesis:build_defs.bzl", "synthesize_rtl")

def asap7_targets(name, target, rev, tracks, vt, has_gds = True, size = 20):
def asap7_targets(name, target, rev, tracks, vt, has_gds = True, size = 20, corners = ("ccs_ss", "ccs_tt", "ccs_ff")):
"""Generate targets for a quick basic ASAP7 flow.
Args:
Expand All @@ -31,70 +31,74 @@ def asap7_targets(name, target, rev, tracks, vt, has_gds = True, size = 20):
vt: VT type ("rvt", "lvt", "slvt").
has_gds: Cells have GDS layouts.
size: Size of the die in microns.
corners: List of corners to generate rules for (default is `ccs_ss`, `ccs_tt`, `ccs_ff`).
"""
if rev not in [26, 27, 28]:
fail("Invalid rev {}".format(repr(rev)))
if tracks not in ["7p5t", "6t"]:
fail("Invalid rev {}".format(repr(tracks)))

a = {
"name": target,
"tracks": tracks,
"rev": rev,
"vt": vt,
}
# TODO: Add the NLDM support once it works with OpenROAD.
for corner in corners:
a = {
"name": target,
"tracks": tracks,
"rev": rev,
"vt": vt,
"corn": corner,
}

synthesize_rtl(
name = "{name}-asap7-sc{tracks}_rev{rev}_{vt}-synth".format(**a),
standard_cells = "@org_theopenroadproject_asap7sc{tracks}_{rev}//:asap7-sc{tracks}_rev{rev}_{vt}".format(**a),
target_clock_period_pico_seconds = 10000,
top_module = "counter",
deps = [
":{name}".format(**a),
],
)
build_test(
name = "build-{name}-asap7-sc{tracks}_rev{rev}_{vt}-synth".format(**a),
targets = [
":{name}-asap7-sc{tracks}_rev{rev}_{vt}-synth".format(**a),
],
)

run_opensta(
name = "{name}-asap7-sc{tracks}_rev{rev}_{vt}-synth_sta".format(**a),
synth_target = ":{name}-asap7-sc{tracks}_rev{rev}_{vt}-synth".format(**a),
)
build_test(
name = "build-{name}-asap7-sc{tracks}_rev{rev}_{vt}-synth_sta".format(**a),
targets = [
":{name}-asap7-sc{tracks}_rev{rev}_{vt}-synth".format(**a),
],
)
synthesize_rtl(
name = "{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-synth".format(**a),
standard_cells = "@org_theopenroadproject_asap7sc{tracks}_{rev}//:asap7-sc{tracks}_rev{rev}_{vt}-{corn}".format(**a),
target_clock_period_pico_seconds = 10000,
top_module = "counter",
deps = [
":{name}".format(**a),
],
)
build_test(
name = "build-{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-synth".format(**a),
targets = [
":{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-synth".format(**a),
],
)

place_and_route(
name = "{name}-asap7-sc{tracks}_rev{rev}_{vt}-place_and_route".format(**a),
core_padding_microns = 1,
die_height_microns = size,
die_width_microns = size,
placement_density = "0.65",
sdc = "constraint.sdc",
synthesized_rtl = ":{name}-asap7-sc{tracks}_rev{rev}_{vt}-synth".format(**a),
)
build_test(
name = "build-{name}-asap7-sc{tracks}_rev{rev}_{vt}-place_and_route".format(**a),
targets = [
":{name}-asap7-sc{tracks}_rev{rev}_{vt}-place_and_route".format(**a),
],
)
run_opensta(
name = "{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-synth_sta".format(**a),
synth_target = ":{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-synth".format(**a),
)
build_test(
name = "build-{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-synth_sta".format(**a),
targets = [
":{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-synth".format(**a),
],
)

if has_gds:
gds_write(
name = "{name}-asap7-sc{tracks}_rev{rev}_{vt}-gds".format(**a),
implemented_rtl = ":{name}-asap7-sc{tracks}_rev{rev}_{vt}-place_and_route".format(**a),
place_and_route(
name = "{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-place_and_route".format(**a),
core_padding_microns = 1,
die_height_microns = size,
die_width_microns = size,
placement_density = "0.65",
sdc = "constraint.sdc",
synthesized_rtl = ":{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-synth".format(**a),
)
build_test(
name = "build-{name}-asap7-sc{tracks}_rev{rev}_{vt}-gds".format(**a),
name = "build-{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-place_and_route".format(**a),
targets = [
":{name}-asap7-sc{tracks}_rev{rev}_{vt}-gds".format(**a),
":{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-place_and_route".format(**a),
],
)

if has_gds:
gds_write(
name = "{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-gds".format(**a),
implemented_rtl = ":{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-place_and_route".format(**a),
)
build_test(
name = "build-{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-gds".format(**a),
targets = [
":{name}-asap7-sc{tracks}_rev{rev}_{vt}_{corn}-gds".format(**a),
],
)
1 change: 1 addition & 0 deletions synthesis/tests/BUILD
Original file line number Diff line number Diff line change
Expand Up @@ -148,6 +148,7 @@ asap7_targets(
asap7_targets(
name = "verilog_counter-asap7-sc7p5t_rev27_rvt_4x",
size = 2000,
corners = ["ccs_ss"],
has_gds = False, # No GDS for the 4x cells
rev = 27,
target = "verilog_counter",
Expand Down
Loading